Commit eb2e2a81 authored by Baoyou Xie's avatar Baoyou Xie Committed by Shawn Guo

arm64: dts: zx: support cpu-freq for zx296718

This patch adds the CPU clock phandle in CPU's node
and uses operating-points-v2 to register operating points.

So it can be used by cpufreq-dt driver.
Signed-off-by: default avatarBaoyou Xie <baoyou.xie@linaro.org>
Acked-by: default avatarViresh Kumar <viresh.kumar@linaro.org>
Reviewed-by: default avatarJun Nie <jun.nie@linaro.org>
Signed-off-by: default avatarShawn Guo <shawnguo@kernel.org>
parent 0c744ea4
...@@ -44,6 +44,7 @@ ...@@ -44,6 +44,7 @@
#include <dt-bindings/input/input.h> #include <dt-bindings/input/input.h>
#include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/gpio/gpio.h> #include <dt-bindings/gpio/gpio.h>
#include <dt-bindings/clock/zx296718-clock.h>
/ { / {
compatible = "zte,zx296718"; compatible = "zte,zx296718";
...@@ -81,6 +82,8 @@ cpu0: cpu@0 { ...@@ -81,6 +82,8 @@ cpu0: cpu@0 {
compatible = "arm,cortex-a53","arm,armv8"; compatible = "arm,cortex-a53","arm,armv8";
reg = <0x0 0x0>; reg = <0x0 0x0>;
enable-method = "psci"; enable-method = "psci";
clocks = <&topcrm A53_GATE>;
operating-points-v2 = <&cluster0_opp>;
}; };
cpu1: cpu@1 { cpu1: cpu@1 {
...@@ -88,6 +91,8 @@ cpu1: cpu@1 { ...@@ -88,6 +91,8 @@ cpu1: cpu@1 {
compatible = "arm,cortex-a53","arm,armv8"; compatible = "arm,cortex-a53","arm,armv8";
reg = <0x0 0x1>; reg = <0x0 0x1>;
enable-method = "psci"; enable-method = "psci";
clocks = <&topcrm A53_GATE>;
operating-points-v2 = <&cluster0_opp>;
}; };
cpu2: cpu@2 { cpu2: cpu@2 {
...@@ -95,6 +100,8 @@ cpu2: cpu@2 { ...@@ -95,6 +100,8 @@ cpu2: cpu@2 {
compatible = "arm,cortex-a53","arm,armv8"; compatible = "arm,cortex-a53","arm,armv8";
reg = <0x0 0x2>; reg = <0x0 0x2>;
enable-method = "psci"; enable-method = "psci";
clocks = <&topcrm A53_GATE>;
operating-points-v2 = <&cluster0_opp>;
}; };
cpu3: cpu@3 { cpu3: cpu@3 {
...@@ -102,6 +109,38 @@ cpu3: cpu@3 { ...@@ -102,6 +109,38 @@ cpu3: cpu@3 {
compatible = "arm,cortex-a53","arm,armv8"; compatible = "arm,cortex-a53","arm,armv8";
reg = <0x0 0x3>; reg = <0x0 0x3>;
enable-method = "psci"; enable-method = "psci";
clocks = <&topcrm A53_GATE>;
operating-points-v2 = <&cluster0_opp>;
};
};
cluster0_opp: opp-table0 {
compatible = "operating-points-v2";
opp-shared;
opp@500000000 {
opp-hz = /bits/ 64 <500000000>;
clock-latency-ns = <500000>;
};
opp@648000000 {
opp-hz = /bits/ 64 <648000000>;
clock-latency-ns = <500000>;
};
opp@800000000 {
opp-hz = /bits/ 64 <800000000>;
clock-latency-ns = <500000>;
};
opp@1000000000 {
opp-hz = /bits/ 64 <1000000000>;
clock-latency-ns = <500000>;
};
opp@1188000000 {
opp-hz = /bits/ 64 <1188000000>;
clock-latency-ns = <500000>;
}; };
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment