Commit f12da687 authored by zain wang's avatar zain wang Committed by Andrzej Hajda

drm/bridge: analogix_dp: Fix AUX_PD bit for Rockchip

There are some different bits between Rockchip and Exynos in register
"AUX_PD". This patch fixes the incorrect operations about it.

Cc: Douglas Anderson <dianders@chromium.org>
Signed-off-by: default avatarzain wang <wzz@rock-chips.com>
Signed-off-by: default avatarSean Paul <seanpaul@chromium.org>
Signed-off-by: default avatarThierry Escande <thierry.escande@collabora.com>
Reviewed-by: default avatarAndrzej Hajda <a.hajda@samsung.com>
Signed-off-by: default avatarEnric Balletbo i Serra <enric.balletbo@collabora.com>
Tested-by: default avatarMarek Szyprowski <m.szyprowski@samsung.com>
Reviewed-by: default avatarArchit Taneja <architt@codeaurora.org>
Signed-off-by: default avatarAndrzej Hajda <a.hajda@samsung.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180423105003.9004-12-enric.balletbo@collabora.com
parent ccdc578b
...@@ -248,76 +248,85 @@ void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp, ...@@ -248,76 +248,85 @@ void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
{ {
u32 reg; u32 reg;
u32 phy_pd_addr = ANALOGIX_DP_PHY_PD; u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
u32 mask;
if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
phy_pd_addr = ANALOGIX_DP_PD; phy_pd_addr = ANALOGIX_DP_PD;
switch (block) { switch (block) {
case AUX_BLOCK: case AUX_BLOCK:
if (enable) { if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
reg = readl(dp->reg_base + phy_pd_addr); mask = RK_AUX_PD;
reg |= AUX_PD; else
writel(reg, dp->reg_base + phy_pd_addr); mask = AUX_PD;
} else {
reg = readl(dp->reg_base + phy_pd_addr); reg = readl(dp->reg_base + phy_pd_addr);
reg &= ~AUX_PD; if (enable)
writel(reg, dp->reg_base + phy_pd_addr); reg |= mask;
} else
reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr);
break; break;
case CH0_BLOCK: case CH0_BLOCK:
if (enable) { mask = CH0_PD;
reg = readl(dp->reg_base + phy_pd_addr); reg = readl(dp->reg_base + phy_pd_addr);
reg |= CH0_PD;
writel(reg, dp->reg_base + phy_pd_addr); if (enable)
} else { reg |= mask;
reg = readl(dp->reg_base + phy_pd_addr); else
reg &= ~CH0_PD; reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr); writel(reg, dp->reg_base + phy_pd_addr);
}
break; break;
case CH1_BLOCK: case CH1_BLOCK:
if (enable) { mask = CH1_PD;
reg = readl(dp->reg_base + phy_pd_addr); reg = readl(dp->reg_base + phy_pd_addr);
reg |= CH1_PD;
writel(reg, dp->reg_base + phy_pd_addr); if (enable)
} else { reg |= mask;
reg = readl(dp->reg_base + phy_pd_addr); else
reg &= ~CH1_PD; reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr); writel(reg, dp->reg_base + phy_pd_addr);
}
break; break;
case CH2_BLOCK: case CH2_BLOCK:
if (enable) { mask = CH2_PD;
reg = readl(dp->reg_base + phy_pd_addr); reg = readl(dp->reg_base + phy_pd_addr);
reg |= CH2_PD;
writel(reg, dp->reg_base + phy_pd_addr); if (enable)
} else { reg |= mask;
reg = readl(dp->reg_base + phy_pd_addr); else
reg &= ~CH2_PD; reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr); writel(reg, dp->reg_base + phy_pd_addr);
}
break; break;
case CH3_BLOCK: case CH3_BLOCK:
if (enable) { mask = CH3_PD;
reg = readl(dp->reg_base + phy_pd_addr); reg = readl(dp->reg_base + phy_pd_addr);
reg |= CH3_PD;
writel(reg, dp->reg_base + phy_pd_addr); if (enable)
} else { reg |= mask;
reg = readl(dp->reg_base + phy_pd_addr); else
reg &= ~CH3_PD; reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr); writel(reg, dp->reg_base + phy_pd_addr);
}
break; break;
case ANALOG_TOTAL: case ANALOG_TOTAL:
if (enable) { /*
reg = readl(dp->reg_base + phy_pd_addr); * There is no bit named DP_PHY_PD, so We used DP_INC_BG
reg |= DP_PHY_PD; * to power off everything instead of DP_PHY_PD in
writel(reg, dp->reg_base + phy_pd_addr); * Rockchip
} else { */
reg = readl(dp->reg_base + phy_pd_addr); if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
reg &= ~DP_PHY_PD; mask = DP_INC_BG;
writel(reg, dp->reg_base + phy_pd_addr); else
} mask = DP_PHY_PD;
reg = readl(dp->reg_base + phy_pd_addr);
if (enable)
reg |= mask;
else
reg &= ~mask;
writel(reg, dp->reg_base + phy_pd_addr);
if (dp->plat_data && is_rockchip(dp->plat_data->dev_type))
usleep_range(10, 15);
break; break;
case POWER_ALL: case POWER_ALL:
if (enable) { if (enable) {
......
...@@ -345,7 +345,9 @@ ...@@ -345,7 +345,9 @@
#define DP_INC_BG (0x1 << 7) #define DP_INC_BG (0x1 << 7)
#define DP_EXP_BG (0x1 << 6) #define DP_EXP_BG (0x1 << 6)
#define DP_PHY_PD (0x1 << 5) #define DP_PHY_PD (0x1 << 5)
#define RK_AUX_PD (0x1 << 5)
#define AUX_PD (0x1 << 4) #define AUX_PD (0x1 << 4)
#define RK_PLL_PD (0x1 << 4)
#define CH3_PD (0x1 << 3) #define CH3_PD (0x1 << 3)
#define CH2_PD (0x1 << 2) #define CH2_PD (0x1 << 2)
#define CH1_PD (0x1 << 1) #define CH1_PD (0x1 << 1)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment