1. 22 Sep, 2012 1 commit
    • Olof Johansson's avatar
      Merge branch 'samsung/pinctrl' into next/drivers · 04ef037c
      Olof Johansson authored
      A few fixups for the samsung pinctrl series
      
      * samsung/pinctrl:
        pinctrl: exynos: Fix wakeup IRQ domain registration check
        pinctrl: samsung: Uninline samsung_pinctrl_get_soc_data
        pinctrl: exynos: Correct the detection of wakeup-eint node
        pinctrl: exynos: Mark exynos_irq_demux_eint as inline
        pinctrl: exynos: Handle only unmasked wakeup interrupts
        pinctrl: exynos: Fix typos in gpio/wkup _irq_mask
        pinctrl: exynos: Set pin function to EINT in irq_set_type of GPIO EINTa
      04ef037c
  2. 20 Sep, 2012 11 commits
  3. 19 Sep, 2012 2 commits
  4. 17 Sep, 2012 1 commit
    • Olof Johansson's avatar
      Merge tag 'tegra-for-3.7-drivers-i2c' of... · 2e6185f1
      Olof Johansson authored
      Merge tag 'tegra-for-3.7-drivers-i2c' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra into next/drivers
      
      From Stephen Warren:
      
      ARM: tegra: i2c driver enhancements mostly related to clocking
      
      This branch contains a number of fixes and cleanups to the Tegra I2C
      driver related to clocks. These are based on the common clock conversion
      in order to avoid duplicating the clock driver changes before and after
      the conversion. Finally, a bug-fix related to I2C_M_NOSTART is included.
      
      This branch is based on previous pull request tegra-for-3.7-common-clk.
      
      * tag 'tegra-for-3.7-drivers-i2c' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra:
        i2c: tegra: dynamically control fast clk
        i2c: tegra: I2_M_NOSTART functionality not supported in Tegra20
        ARM: tegra: clock: remove unused clock entry for i2c
        ARM: tegra: clock: add connection name in i2c clock entry
        i2c: tegra: pass proper name for getting clock
        ARM: tegra: clock: add i2c fast clock entry in clock table
        ARM: Tegra: Add smp_twd clock for Tegra20
        ARM: tegra: cpu-tegra: explicitly manage re-parenting
        ARM: tegra: fix overflow in tegra20_pll_clk_round_rate()
        ARM: tegra: Fix data type for io address
        ARM: tegra: remove tegra_timer from tegra_list_clks
        ARM: tegra30: clocks: fix the wrong tegra_audio_sync_clk_ops name
        ARM: tegra: clocks: separate tegra_clk_32k_ops from Tegra20 and Tegra30
        ARM: tegra: Remove duplicate code
        ARM: tegra: Port tegra to generic clock framework
        ARM: tegra: Add clk_tegra structure and helper functions
        ARM: tegra: Rename tegra20 clock file
        ARM: tegra20: Separate out clk ops and clk data
        ARM: tegra30: Separate out clk ops and clk data
        ARM: tegra: fix U16 divider range check
        ...
        + sync to v3.6-rc4
      
      Resolved remove/modify conflict in arch/arm/mach-sa1100/leds-hackkit.c
      caused by the sync with v3.6-rc4.
      Signed-off-by: default avatarOlof Johansson <olof@lixom.net>
      2e6185f1
  5. 13 Sep, 2012 7 commits
  6. 11 Sep, 2012 2 commits
    • Stephen Warren's avatar
      ARM: tegra: cpu-tegra: explicitly manage re-parenting · ce32ddaa
      Stephen Warren authored
      When changing a PLL's rate, it must have no active children. The CPU
      clock cannot be stopped, and CPU clock's divider is not used. The old
      clock driver used to handle this by internally reparenting the CPU clock
      onto a different PLL when changing the CPU clock rate. However, the new
      common-clock based clock driver does not do this, and probably cannot do
      this due to the locking issues it would cause.
      
      To solve this, have the Tegra cpufreq driver explicitly perform the
      reparenting operations itself. This is probably reasonable anyway,
      since such reparenting is somewhat a matter of policy (e.g. which
      alternate clock source to use, whether to leave the CPU clock a child
      of the alternate clock source if it's running at the desired rate),
      and hence is something more appropriate for the cpufreq driver than
      the core clock driver anyway.
      
      Cc: Prashant Gaikwad <pgaikwad@nvidia.com>
      Cc: Peter De Schrijver <pdeschrijver@nvidia.com>
      Signed-off-by: default avatarStephen Warren <swarren@nvidia.com>
      ce32ddaa
    • Stephen Warren's avatar
      ARM: tegra: fix overflow in tegra20_pll_clk_round_rate() · 7a74a443
      Stephen Warren authored
      32-bit math isn't enough when e.g. *prate=12000000, and sel->n=1000.
      Use 64-bit math to prevent this.
      
      Cc: Prashant Gaikwad <pgaikwad@nvidia.com>
      Signed-off-by: default avatarStephen Warren <swarren@nvidia.com>
      7a74a443
  7. 07 Sep, 2012 3 commits
  8. 06 Sep, 2012 13 commits